vu.con
1.24 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
set_dont_touch vusl
set_dont_touch div
current_design = vu
set_input_delay 8 -clock clk {reset_l};
set_input_delay 12 -clock clk {su_instvld_rd};
set_input_delay 14 -clock clk {su_instvldk_rd};
set_input_delay 14.5 -clock clk {su_storeinst_rd};
set_input_delay 10 -clock clk {su_vseqone_rd};
set_input_delay 8 -clock clk {su_instelem_rd};
set_input_delay 8 -clock clk {su_instfunc_rd};
set_input_delay 14.5 -clock clk {su_rdcmpcd_rd};
set_input_delay 14.5 -clock clk {su_rdcryout_rd};
set_input_delay 14.5 -clock clk {su_rdcmpcdad_rd};
set_input_delay 8 -clock clk {su_wrcmpcd_wb};
set_input_delay 8 -clock clk {su_wrcryout_wb};
set_input_delay 8 -clock clk {su_wrcmpcdad_wb};
set_input_delay 10 -clock clk {su_st_rnum_rd};
set_input_delay 10 -clock clk {su_xp_rnum_rd};
set_input_delay 14 -clock clk {su_ld_rnum_ac};
set_input_delay 10 -clock clk {su_vs_addr_rd};
set_input_delay 8 -clock clk {su_vt_addr_rd};
set_input_delay 14 -clock clk {su_vd_addr_ac};
set_input_delay 14 -clock clk {su_wbv_wr_en_ac};
set_input_delay 14 -clock clk {su_bwe_ac};
set_input_delay 10 -clock clk {su_st_xposeop_rd};
set_input_delay 3 -clock clk {su_ld_xposeop_wb};
set_input_delay 12 -clock clk {su_data_to_from};
set_output_delay -max 12.0 -clock clk {su_data_to_from};