vi.ss 25.2 KB
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/*****************************************************************************/
/* custom variables                                                          */
/*****************************************************************************/
module = "vi"
wire_load = 256000
clocks = { "clk" "vclk" }
standard_load = 0.01
default_input_delay = 1.5
default_output_delay = 14.0
default_input_load = 20
default_output_load = 40
default_drive_cell = "dfntnh"
default_drive_pin = "q"
default_period = 16.0
default_max_transition = 1.5
default_uncertainty = 1.0

hdlin_force_use_ffgen = false


/*****************************************************************************/
/* set the path and read                                                     */
/*****************************************************************************/
search_path = search_path + "../src" + "../../syn" + "../../inc"

read -f edif vi_dma.edf
read -f edif vi_controller.edf
read -f edif vi_sync.edf
read -f edif vi_pipe.edf
read -f edif vi_rand.edf
read -f verilog module + ".v"


/*****************************************************************************/
/* regroup on clock boundaries                                               */
/*****************************************************************************/
current_design = module
link

group { visync virand } -design_name vclk_blk -cell_name vclk_blk
group { vidma vicontroller } -design_name clk_blk -cell_name clk_blk

/*****************************************************************************/
/* Optimize vclk blocks                                                      */
/*****************************************************************************/
current_design = "vclk_blk"
default_input_load = 40
default_input_load = 40
default_input_load = 40
default_input_load = 40
default_input_load = 40
clock = "vclk"

/*****************************************************************************/
/* default environment                                                       */
/*****************************************************************************/
set_operating_conditions NOM
set_wire_load wire_load -mode top


/*****************************************************************************/
/* clock constraints                                                         */
/*****************************************************************************/
create_clock clock -period default_period -waveform { 0.0 default_period / 2 }
set_clock_skew -propagated -uncertainty default_uncertainty clock
set_dont_touch_network clock


/*****************************************************************************/
/* default constraints                                                       */
/*****************************************************************************/
set_max_area 0
set_dont_touch { ne35hd130d/nt01d* }

set_input_delay default_input_delay -clock clock all_inputs() > /dev/null
set_output_delay default_output_delay -clock clock all_outputs() > /dev/null
set_load default_output_load * standard_load all_outputs() > /dev/null
set_load default_input_load * standard_load all_inputs() > /dev/null
set_driving_cell -cell default_drive_cell -pin default_drive_pin all_inputs() > /dev/null

set_drive 0 { clock }
set_input_delay 0 { clock }

set_max_transition default_max_transition current_design


/*****************************************************************************/
/* custom constraints                                                        */
/*****************************************************************************/


/*****************************************************************************/
/* compile                                                                   */
/*****************************************************************************/
ungroup -flatten -all
compile -incremental_mapping -ungroup_all


/*****************************************************************************/
/* Optimize clk blocks                                                       */
/*****************************************************************************/
current_design = "clk_blk"
clock = "clk"


/*****************************************************************************/
/* default environment                                                       */
/*****************************************************************************/
set_operating_conditions NOM
set_wire_load wire_load -mode top


/*****************************************************************************/
/* clock constraints                                                         */
/*****************************************************************************/
create_clock clock -period default_period -waveform { 0.0 default_period / 2 }
set_dont_touch_network clock
set_clock_skew -propagated -uncertainty default_uncertainty clock


/*****************************************************************************/
/* default constraints                                                       */
/*****************************************************************************/
set_max_area 0
set_dont_touch { ne35hd130d/nt01d* }

set_input_delay default_input_delay -clock clock all_inputs() > /dev/null
set_output_delay default_output_delay -clock clock all_outputs() > /dev/null
set_load default_output_load * standard_load all_outputs() > /dev/null
set_load default_input_load * standard_load all_inputs() > /dev/null
set_driving_cell -cell default_drive_cell -pin default_drive_pin all_inputs() > /dev/null

set_drive 0 { clock }
set_input_delay 0 { clock }

set_max_transition default_max_transition current_design


/*****************************************************************************/
/* custom constraints                                                        */
/*****************************************************************************/
set_driving_cell -cell ni01d5 { cbus_read_enable cbus_write_enable }

set_driving_cell -cell nt01d4 { cbus_data }
set_load 200 * standard_load { cbus_data }
set_input_delay 2.0 -clock clock { cbus_data }
set_output_delay 4.0 -clock clock { cbus_data }

set_driving_cell -cell ni01d5 { cbus_command cbus_select }
set_load 100 * standard_load { cbus_command cbus_select }
set_max_fanout 10 * standard_load { cbus_command cbus_select }

set_driving_cell -cell nt01d4 { dbus_data ebus_data }
set_load 200 * standard_load { dbus_data ebus_data }
set_input_delay 10.0 -clock clock { dbus_data ebus_data }

set_driving_cell -cell ni01d5 { dma_start dma_last }
set_load 100 * standard_load { dma_start dma_last }
set_max_fanout 10 * standard_load { dma_start dma_last }

set_output_delay 2.0 -clock clock { din }
set_output_delay 10.0 -clock clock { addr_a, addr_b }
set_output_delay 10.0 -clock clock { wen_a, wen_b }
set_output_delay 13.0 -clock clock { dma_request }
set_output_delay 13.0 -clock clock { read_request }
set_output_delay 13.0 -clock clock { vi_int }
set_output_delay 13.0 -clock clock {refresh_strobe }
set_load 2.0 { dma_request }
set_load 2.0 { read_request }
set_load 2.0 { vi_int }
set_load 2.0 { refresh_strobe }


/*****************************************************************************/
/* compile                                                                   */
/*****************************************************************************/
ungroup -flatten -all
compile -incremental_mapping -ungroup_all


/*****************************************************************************/
/* merge                                                                     */
/*****************************************************************************/
current_design = module
clock = "clk"

check_design > vi.lint

/*****************************************************************************/
/* default environment                                                       */
/*****************************************************************************/
set_operating_conditions NOM
set_wire_load wire_load -mode top


/*****************************************************************************/
/* clock and reset constraints                                               */
/*****************************************************************************/
create_clock clocks -period default_period -waveform { 0.0 default_period / 2 }
set_clock_skew -propagated -uncertainty default_uncertainty clocks
set_dont_touch_network clocks


/*****************************************************************************/
/* default constraints                                                       */
/*****************************************************************************/
set_input_delay default_input_delay -clock clock all_inputs() > /dev/null
set_output_delay default_output_delay -clock clock all_outputs() > /dev/null
set_load default_output_load * standard_load all_outputs() > /dev/null
set_load default_input_load * standard_load all_inputs() > /dev/null
set_driving_cell -cell default_drive_cell -pin default_drive_pin all_inputs() > /dev/null

set_drive 0 clocks
set_input_delay 0 clocks

set_max_transition default_max_transition current_design


/*****************************************************************************/
/* custom constraints                                                        */
/*****************************************************************************/
set_driving_cell -cell ni01d5 { cbus_read_enable cbus_write_enable }

set_driving_cell -cell nt01d4 { cbus_data }
set_load 200 * standard_load { cbus_data }
set_input_delay 2.0 -clock clock { cbus_data }
set_output_delay 4.0 -clock clock { cbus_data }

set_driving_cell -cell ni01d5 { cbus_command cbus_select }
set_load 100 * standard_load { cbus_command cbus_select }
set_max_fanout 10 * standard_load { cbus_command cbus_select }

set_driving_cell -cell nt01d4 { dbus_data ebus_data }
set_load 200 * standard_load { dbus_data ebus_data }
set_input_delay 10.0 -clock clock { dbus_data ebus_data }

set_driving_cell -cell ni01d5 { dma_start dma_last }
set_load 100 * standard_load { dma_start dma_last }
set_max_fanout 10 * standard_load { dma_start dma_last }

set_false_path -fall -from reset_l
set_max_fanout 2 * standard_load reset_l

set_disable_timing spanbufa -from di[0] -to dout[0]
set_disable_timing spanbufa -from di[1] -to dout[1]
set_disable_timing spanbufa -from di[2] -to dout[2]
set_disable_timing spanbufa -from di[3] -to dout[3]
set_disable_timing spanbufa -from di[4] -to dout[4]
set_disable_timing spanbufa -from di[5] -to dout[5]
set_disable_timing spanbufa -from di[6] -to dout[6]
set_disable_timing spanbufa -from di[7] -to dout[7]
set_disable_timing spanbufa -from di[8] -to dout[8]
set_disable_timing spanbufa -from di[9] -to dout[9]
set_disable_timing spanbufa -from di[10] -to dout[10]
set_disable_timing spanbufa -from di[11] -to dout[11]
set_disable_timing spanbufa -from di[12] -to dout[12]
set_disable_timing spanbufa -from di[13] -to dout[13]
set_disable_timing spanbufa -from di[14] -to dout[14]
set_disable_timing spanbufa -from di[15] -to dout[15]
set_disable_timing spanbufa -from di[16] -to dout[16]
set_disable_timing spanbufa -from di[17] -to dout[17]
set_disable_timing spanbufa -from di[18] -to dout[18]
set_disable_timing spanbufa -from di[19] -to dout[19]
set_disable_timing spanbufa -from di[20] -to dout[20]
set_disable_timing spanbufa -from di[21] -to dout[21]
set_disable_timing spanbufa -from di[22] -to dout[22]
set_disable_timing spanbufa -from di[23] -to dout[23]
set_disable_timing spanbufa -from di[24] -to dout[24]
set_disable_timing spanbufa -from di[25] -to dout[25]
set_disable_timing spanbufa -from di[26] -to dout[26]
set_disable_timing spanbufa -from di[27] -to dout[27]
set_disable_timing spanbufa -from di[28] -to dout[28]
set_disable_timing spanbufa -from di[29] -to dout[29]
set_disable_timing spanbufa -from di[30] -to dout[30]
set_disable_timing spanbufa -from di[31] -to dout[31]
set_disable_timing spanbufa -from di[32] -to dout[32]
set_disable_timing spanbufa -from di[33] -to dout[33]
set_disable_timing spanbufa -from di[34] -to dout[34]
set_disable_timing spanbufa -from di[35] -to dout[35]
set_disable_timing spanbufa -from di[36] -to dout[36]
set_disable_timing spanbufa -from di[37] -to dout[37]
set_disable_timing spanbufa -from di[38] -to dout[38]
set_disable_timing spanbufa -from di[39] -to dout[39]
set_disable_timing spanbufa -from di[40] -to dout[40]
set_disable_timing spanbufa -from di[41] -to dout[41]
set_disable_timing spanbufa -from di[42] -to dout[42]
set_disable_timing spanbufa -from di[43] -to dout[43]
set_disable_timing spanbufa -from di[44] -to dout[44]
set_disable_timing spanbufa -from di[45] -to dout[45]
set_disable_timing spanbufa -from di[46] -to dout[46]
set_disable_timing spanbufa -from di[47] -to dout[47]
set_disable_timing spanbufa -from di[48] -to dout[48]
set_disable_timing spanbufa -from di[49] -to dout[49]
set_disable_timing spanbufa -from di[50] -to dout[50]
set_disable_timing spanbufa -from di[51] -to dout[51]
set_disable_timing spanbufa -from di[52] -to dout[52]
set_disable_timing spanbufa -from di[53] -to dout[53]
set_disable_timing spanbufa -from di[54] -to dout[54]
set_disable_timing spanbufa -from di[55] -to dout[55]
set_disable_timing spanbufa -from di[56] -to dout[56]
set_disable_timing spanbufa -from di[57] -to dout[57]
set_disable_timing spanbufa -from di[58] -to dout[58]
set_disable_timing spanbufa -from di[59] -to dout[59]
set_disable_timing spanbufa -from di[60] -to dout[60]
set_disable_timing spanbufa -from di[61] -to dout[61]
set_disable_timing spanbufa -from di[62] -to dout[62]
set_disable_timing spanbufa -from di[63] -to dout[63]
set_disable_timing spanbufa -from di[64] -to dout[64]
set_disable_timing spanbufa -from di[65] -to dout[65]
set_disable_timing spanbufa -from di[66] -to dout[66]
set_disable_timing spanbufa -from di[67] -to dout[67]
set_disable_timing spanbufa -from di[68] -to dout[68]
set_disable_timing spanbufa -from di[69] -to dout[69]
set_disable_timing spanbufa -from di[70] -to dout[70]
set_disable_timing spanbufa -from di[71] -to dout[71]

set_disable_timing spanbufa -from clk -to dout[0]
set_disable_timing spanbufa -from clk -to dout[1]
set_disable_timing spanbufa -from clk -to dout[2]
set_disable_timing spanbufa -from clk -to dout[3]
set_disable_timing spanbufa -from clk -to dout[4]
set_disable_timing spanbufa -from clk -to dout[5]
set_disable_timing spanbufa -from clk -to dout[6]
set_disable_timing spanbufa -from clk -to dout[7]
set_disable_timing spanbufa -from clk -to dout[8]
set_disable_timing spanbufa -from clk -to dout[9]
set_disable_timing spanbufa -from clk -to dout[10]
set_disable_timing spanbufa -from clk -to dout[11]
set_disable_timing spanbufa -from clk -to dout[12]
set_disable_timing spanbufa -from clk -to dout[13]
set_disable_timing spanbufa -from clk -to dout[14]
set_disable_timing spanbufa -from clk -to dout[15]
set_disable_timing spanbufa -from clk -to dout[16]
set_disable_timing spanbufa -from clk -to dout[17]
set_disable_timing spanbufa -from clk -to dout[18]
set_disable_timing spanbufa -from clk -to dout[19]
set_disable_timing spanbufa -from clk -to dout[20]
set_disable_timing spanbufa -from clk -to dout[21]
set_disable_timing spanbufa -from clk -to dout[22]
set_disable_timing spanbufa -from clk -to dout[23]
set_disable_timing spanbufa -from clk -to dout[24]
set_disable_timing spanbufa -from clk -to dout[25]
set_disable_timing spanbufa -from clk -to dout[26]
set_disable_timing spanbufa -from clk -to dout[27]
set_disable_timing spanbufa -from clk -to dout[28]
set_disable_timing spanbufa -from clk -to dout[29]
set_disable_timing spanbufa -from clk -to dout[30]
set_disable_timing spanbufa -from clk -to dout[31]
set_disable_timing spanbufa -from clk -to dout[32]
set_disable_timing spanbufa -from clk -to dout[33]
set_disable_timing spanbufa -from clk -to dout[34]
set_disable_timing spanbufa -from clk -to dout[35]
set_disable_timing spanbufa -from clk -to dout[36]
set_disable_timing spanbufa -from clk -to dout[37]
set_disable_timing spanbufa -from clk -to dout[38]
set_disable_timing spanbufa -from clk -to dout[39]
set_disable_timing spanbufa -from clk -to dout[40]
set_disable_timing spanbufa -from clk -to dout[41]
set_disable_timing spanbufa -from clk -to dout[42]
set_disable_timing spanbufa -from clk -to dout[43]
set_disable_timing spanbufa -from clk -to dout[44]
set_disable_timing spanbufa -from clk -to dout[45]
set_disable_timing spanbufa -from clk -to dout[46]
set_disable_timing spanbufa -from clk -to dout[47]
set_disable_timing spanbufa -from clk -to dout[48]
set_disable_timing spanbufa -from clk -to dout[49]
set_disable_timing spanbufa -from clk -to dout[50]
set_disable_timing spanbufa -from clk -to dout[51]
set_disable_timing spanbufa -from clk -to dout[52]
set_disable_timing spanbufa -from clk -to dout[53]
set_disable_timing spanbufa -from clk -to dout[54]
set_disable_timing spanbufa -from clk -to dout[55]
set_disable_timing spanbufa -from clk -to dout[56]
set_disable_timing spanbufa -from clk -to dout[57]
set_disable_timing spanbufa -from clk -to dout[58]
set_disable_timing spanbufa -from clk -to dout[59]
set_disable_timing spanbufa -from clk -to dout[60]
set_disable_timing spanbufa -from clk -to dout[61]
set_disable_timing spanbufa -from clk -to dout[62]
set_disable_timing spanbufa -from clk -to dout[63]
set_disable_timing spanbufa -from clk -to dout[64]
set_disable_timing spanbufa -from clk -to dout[65]
set_disable_timing spanbufa -from clk -to dout[66]
set_disable_timing spanbufa -from clk -to dout[67]
set_disable_timing spanbufa -from clk -to dout[68]
set_disable_timing spanbufa -from clk -to dout[69]
set_disable_timing spanbufa -from clk -to dout[70]
set_disable_timing spanbufa -from clk -to dout[71]

set_disable_timing spanbufb -from di[0] -to dout[0]
set_disable_timing spanbufb -from di[1] -to dout[1]
set_disable_timing spanbufb -from di[2] -to dout[2]
set_disable_timing spanbufb -from di[3] -to dout[3]
set_disable_timing spanbufb -from di[4] -to dout[4]
set_disable_timing spanbufb -from di[5] -to dout[5]
set_disable_timing spanbufb -from di[6] -to dout[6]
set_disable_timing spanbufb -from di[7] -to dout[7]
set_disable_timing spanbufb -from di[8] -to dout[8]
set_disable_timing spanbufb -from di[9] -to dout[9]
set_disable_timing spanbufb -from di[10] -to dout[10]
set_disable_timing spanbufb -from di[11] -to dout[11]
set_disable_timing spanbufb -from di[12] -to dout[12]
set_disable_timing spanbufb -from di[13] -to dout[13]
set_disable_timing spanbufb -from di[14] -to dout[14]
set_disable_timing spanbufb -from di[15] -to dout[15]
set_disable_timing spanbufb -from di[16] -to dout[16]
set_disable_timing spanbufb -from di[17] -to dout[17]
set_disable_timing spanbufb -from di[18] -to dout[18]
set_disable_timing spanbufb -from di[19] -to dout[19]
set_disable_timing spanbufb -from di[20] -to dout[20]
set_disable_timing spanbufb -from di[21] -to dout[21]
set_disable_timing spanbufb -from di[22] -to dout[22]
set_disable_timing spanbufb -from di[23] -to dout[23]
set_disable_timing spanbufb -from di[24] -to dout[24]
set_disable_timing spanbufb -from di[25] -to dout[25]
set_disable_timing spanbufb -from di[26] -to dout[26]
set_disable_timing spanbufb -from di[27] -to dout[27]
set_disable_timing spanbufb -from di[28] -to dout[28]
set_disable_timing spanbufb -from di[29] -to dout[29]
set_disable_timing spanbufb -from di[30] -to dout[30]
set_disable_timing spanbufb -from di[31] -to dout[31]
set_disable_timing spanbufb -from di[32] -to dout[32]
set_disable_timing spanbufb -from di[33] -to dout[33]
set_disable_timing spanbufb -from di[34] -to dout[34]
set_disable_timing spanbufb -from di[35] -to dout[35]
set_disable_timing spanbufb -from di[36] -to dout[36]
set_disable_timing spanbufb -from di[37] -to dout[37]
set_disable_timing spanbufb -from di[38] -to dout[38]
set_disable_timing spanbufb -from di[39] -to dout[39]
set_disable_timing spanbufb -from di[40] -to dout[40]
set_disable_timing spanbufb -from di[41] -to dout[41]
set_disable_timing spanbufb -from di[42] -to dout[42]
set_disable_timing spanbufb -from di[43] -to dout[43]
set_disable_timing spanbufb -from di[44] -to dout[44]
set_disable_timing spanbufb -from di[45] -to dout[45]
set_disable_timing spanbufb -from di[46] -to dout[46]
set_disable_timing spanbufb -from di[47] -to dout[47]
set_disable_timing spanbufb -from di[48] -to dout[48]
set_disable_timing spanbufb -from di[49] -to dout[49]
set_disable_timing spanbufb -from di[50] -to dout[50]
set_disable_timing spanbufb -from di[51] -to dout[51]
set_disable_timing spanbufb -from di[52] -to dout[52]
set_disable_timing spanbufb -from di[53] -to dout[53]
set_disable_timing spanbufb -from di[54] -to dout[54]
set_disable_timing spanbufb -from di[55] -to dout[55]
set_disable_timing spanbufb -from di[56] -to dout[56]
set_disable_timing spanbufb -from di[57] -to dout[57]
set_disable_timing spanbufb -from di[58] -to dout[58]
set_disable_timing spanbufb -from di[59] -to dout[59]
set_disable_timing spanbufb -from di[60] -to dout[60]
set_disable_timing spanbufb -from di[61] -to dout[61]
set_disable_timing spanbufb -from di[62] -to dout[62]
set_disable_timing spanbufb -from di[63] -to dout[63]
set_disable_timing spanbufb -from di[64] -to dout[64]
set_disable_timing spanbufb -from di[65] -to dout[65]
set_disable_timing spanbufb -from di[66] -to dout[66]
set_disable_timing spanbufb -from di[67] -to dout[67]
set_disable_timing spanbufb -from di[68] -to dout[68]
set_disable_timing spanbufb -from di[69] -to dout[69]
set_disable_timing spanbufb -from di[70] -to dout[70]
set_disable_timing spanbufb -from di[71] -to dout[71]

set_disable_timing spanbufb -from clk -to dout[0]
set_disable_timing spanbufb -from clk -to dout[1]
set_disable_timing spanbufb -from clk -to dout[2]
set_disable_timing spanbufb -from clk -to dout[3]
set_disable_timing spanbufb -from clk -to dout[4]
set_disable_timing spanbufb -from clk -to dout[5]
set_disable_timing spanbufb -from clk -to dout[6]
set_disable_timing spanbufb -from clk -to dout[7]
set_disable_timing spanbufb -from clk -to dout[8]
set_disable_timing spanbufb -from clk -to dout[9]
set_disable_timing spanbufb -from clk -to dout[10]
set_disable_timing spanbufb -from clk -to dout[11]
set_disable_timing spanbufb -from clk -to dout[12]
set_disable_timing spanbufb -from clk -to dout[13]
set_disable_timing spanbufb -from clk -to dout[14]
set_disable_timing spanbufb -from clk -to dout[15]
set_disable_timing spanbufb -from clk -to dout[16]
set_disable_timing spanbufb -from clk -to dout[17]
set_disable_timing spanbufb -from clk -to dout[18]
set_disable_timing spanbufb -from clk -to dout[19]
set_disable_timing spanbufb -from clk -to dout[20]
set_disable_timing spanbufb -from clk -to dout[21]
set_disable_timing spanbufb -from clk -to dout[22]
set_disable_timing spanbufb -from clk -to dout[23]
set_disable_timing spanbufb -from clk -to dout[24]
set_disable_timing spanbufb -from clk -to dout[25]
set_disable_timing spanbufb -from clk -to dout[26]
set_disable_timing spanbufb -from clk -to dout[27]
set_disable_timing spanbufb -from clk -to dout[28]
set_disable_timing spanbufb -from clk -to dout[29]
set_disable_timing spanbufb -from clk -to dout[30]
set_disable_timing spanbufb -from clk -to dout[31]
set_disable_timing spanbufb -from clk -to dout[32]
set_disable_timing spanbufb -from clk -to dout[33]
set_disable_timing spanbufb -from clk -to dout[34]
set_disable_timing spanbufb -from clk -to dout[35]
set_disable_timing spanbufb -from clk -to dout[36]
set_disable_timing spanbufb -from clk -to dout[37]
set_disable_timing spanbufb -from clk -to dout[38]
set_disable_timing spanbufb -from clk -to dout[39]
set_disable_timing spanbufb -from clk -to dout[40]
set_disable_timing spanbufb -from clk -to dout[41]
set_disable_timing spanbufb -from clk -to dout[42]
set_disable_timing spanbufb -from clk -to dout[43]
set_disable_timing spanbufb -from clk -to dout[44]
set_disable_timing spanbufb -from clk -to dout[45]
set_disable_timing spanbufb -from clk -to dout[46]
set_disable_timing spanbufb -from clk -to dout[47]
set_disable_timing spanbufb -from clk -to dout[48]
set_disable_timing spanbufb -from clk -to dout[49]
set_disable_timing spanbufb -from clk -to dout[50]
set_disable_timing spanbufb -from clk -to dout[51]
set_disable_timing spanbufb -from clk -to dout[52]
set_disable_timing spanbufb -from clk -to dout[53]
set_disable_timing spanbufb -from clk -to dout[54]
set_disable_timing spanbufb -from clk -to dout[55]
set_disable_timing spanbufb -from clk -to dout[56]
set_disable_timing spanbufb -from clk -to dout[57]
set_disable_timing spanbufb -from clk -to dout[58]
set_disable_timing spanbufb -from clk -to dout[59]
set_disable_timing spanbufb -from clk -to dout[60]
set_disable_timing spanbufb -from clk -to dout[61]
set_disable_timing spanbufb -from clk -to dout[62]
set_disable_timing spanbufb -from clk -to dout[63]
set_disable_timing spanbufb -from clk -to dout[64]
set_disable_timing spanbufb -from clk -to dout[65]
set_disable_timing spanbufb -from clk -to dout[66]
set_disable_timing spanbufb -from clk -to dout[67]
set_disable_timing spanbufb -from clk -to dout[68]
set_disable_timing spanbufb -from clk -to dout[69]
set_disable_timing spanbufb -from clk -to dout[70]
set_disable_timing spanbufb -from clk -to dout[71]


/*****************************************************************************/
/* write                                                                     */
/*****************************************************************************/
include "report.dc"

write -format edif -hierarchy -o module + ".edf" module
write -format db -hierarchy -o module + ".db" module

quit