TBADFAX1RE.v 1.22 KB
// VERSION:4.00 DATE:2001/05/14 OPENCAD Verilog LIBRARY
`timescale 1ps / 1ps
`celldefine
`ifdef verifault
    `suppress_faults
    `enable_portfaults
`endif

module TBADFAX1RE ( N01 , N02 , H01 , H02 , H03 ) ;
 input H01 ;
 input H02 ;
 input H03 ;
 output N01 ;
 output N02 ;

  buf  	 ( _H01 , H01 ) ;
  buf  	 ( _H02 , H02 ) ;
  buf  	 ( _H03 , H03 ) ;
  xor  	 ( C2 , _H01 , _H02 ) ;
  xor  	 ( N01 , C2 , _H03 ) ;
  and  	 ( C4 , _H01 , _H02 ) ;
  and  	 ( C5 , _H01 , _H03 ) ;
  and  	 ( C6 , _H02 , _H03 ) ;
  or  	 ( N02 , C4 , C5 , C6 ) ;

 specify
        specparam DMY_SPC=1;

  ( H01 *>  N02 ) = ( DMY_SPC,
                      DMY_SPC );
  ( H02 *>  N02 ) = ( DMY_SPC,
                      DMY_SPC );
  ( H03 *>  N02 ) = ( DMY_SPC,
                      DMY_SPC );
    if ( H01 )
      ( H01 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( !H01 )
      ( H01 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( H02 )
      ( H02 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( !H02 )
      ( H02 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( H03 )
      ( H03 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( !H03 )
      ( H03 *> N01 ) = ( DMY_SPC, DMY_SPC );
 endspecify
endmodule
`ifdef verifault
    `nosuppress_faults
    `disable_portfaults
`endif
`endcelldefine