TBXN2X2RE.v 712 Bytes
// VERSION:4.00 DATE:2001/05/14 OPENCAD Verilog LIBRARY
`timescale 1ps / 1ps
`celldefine
`ifdef verifault
    `suppress_faults
    `enable_portfaults
`endif
module TBXN2X2RE ( N01, H01, H02 );
    input H01;
    input H02;
    output N01;

    buf ( _H01, H01 );
    buf ( _H02, H02 );
    xnor ( N01, _H01, _H02 );

    specify
        specparam DMY_SPC=1;

    if ( H01 )
      ( H01 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( !H01 )
      ( H01 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( H02 )
      ( H02 *> N01 ) = ( DMY_SPC, DMY_SPC );
    if ( !H02 )
      ( H02 *> N01 ) = ( DMY_SPC, DMY_SPC );
    endspecify
endmodule
`ifdef verifault
    `nosuppress_faults
    `disable_portfaults
`endif
`endcelldefine