TDAN2222X1.v
1.21 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
// VERSION:4.00 DATE:00/02/15 OPENCAD Verilog LIBRARY
`timescale 1ps / 1ps
`celldefine
`ifdef verifault
`suppress_faults
`enable_portfaults
`endif
module TDAN2222X1 ( N01, H01, H02, H03, H04, H05, H06, H07, H08 );
input H01;
input H02;
input H03;
input H04;
input H05;
input H06;
input H07;
input H08;
output N01;
buf ( _H01, H01 );
buf ( _H02, H02 );
buf ( _H03, H03 );
buf ( _H04, H04 );
buf ( _H05, H05 );
buf ( _H06, H06 );
buf ( _H07, H07 );
buf ( _H08, H08 );
and ( _G001, _H01, _H02 );
and ( _G002, _H03, _H04 );
and ( _G003, _H05, _H06 );
and ( _G004, _H07, _H08 );
nor ( N01, _G001, _G002, _G003, _G004 );
specify
specparam DMY_SPC=1;
( H01 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H02 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H03 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H04 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H05 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H06 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H07 *> N01 ) = ( DMY_SPC, DMY_SPC );
( H08 *> N01 ) = ( DMY_SPC, DMY_SPC );
endspecify
endmodule
`ifdef verifault
`nosuppress_faults
`disable_portfaults
`endif
`endcelldefine