FDC.v 631 Bytes
// $Header: /root/leakn64/depot/rf/hw/flif/xilinx/FDC.v,v 1.1 2003/08/20 23:46:45 berndt Exp $

/*

FUNCTION	: D-FLIP-FLOP with async clear

*/

`timescale  100 ps / 10 ps


module FDC (Q, C, CLR, D);

    parameter INIT = 1'b0;

    output Q;
    reg    q_out;

    input  C, CLR, D;

    tri0 GSR = glbl.GSR;

    buf B1 (Q, q_out);

	always @(GSR or CLR)
	    if (GSR)
		assign q_out = INIT;
	    else if (CLR)
		assign q_out = 0;
	    else
		deassign q_out;

	always @(posedge C)
	    q_out <= D;

    specify
	(posedge CLR => (Q +: 1'b0)) = (1, 1);
	if (!CLR)
	    (posedge C => (Q +: D)) = (1, 1);
    endspecify

endmodule