ms_sc.ss
4.19 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
/*****************************************************************************/
/* custom variables */
/*****************************************************************************/
module = ms_sc
wire_load = 256000
standard_load = 0.01
clock = clock
clocks = { clock gclock }
default_input_delay = 2.0
default_output_delay = 13.0
default_input_load = 20
default_output_load = 20
default_drive_cell = dfntnh
default_drive_pin = q
default_period = 16.0
default_max_transition = 1.5
default_uncertainty = 1.0
/*****************************************************************************/
/* set the path and read */
/*****************************************************************************/
search_path = search_path + "../src" + "../../syn" + "../../inc"
read -f verilog module + .v
current_design = module
/*****************************************************************************/
/* default environment */
/*****************************************************************************/
set_operating_conditions NOM
set_wire_load wire_load -mode top
/*****************************************************************************/
/* clock constraints */
/*****************************************************************************/
create_clock clocks -period default_period -waveform {0.0 default_period / 2 }
set_clock_skew -uncertainty default_uncertainty clocks
set_dont_touch_network clocks
/*****************************************************************************/
/* default constraints */
/*****************************************************************************/
set_max_area 0
set_dont_touch { ne35hd130d/nt01d* }
set_input_delay default_input_delay -clock clock all_inputs() > /dev/null
set_output_delay default_output_delay -clock clock all_outputs() > /dev/null
set_load default_output_load * standard_load all_outputs() > /dev/null
set_load default_input_load * standard_load all_inputs() > /dev/null
set_driving_cell -cell default_drive_cell -pin default_drive_pin all_inputs() > /dev/null
set_drive 0 { clock gclock reset_l }
set_input_delay 0 clocks
set_false_path -from reset_l
set_max_transition default_max_transition current_design
/*****************************************************************************/
/* custom constraints */
/*****************************************************************************/
set_input_delay 3.5 -clock clock { spanbufmt }
set_output_delay 4.0 -clock clock { rdramlen }
set_output_delay 4.0 -clock clock { rdramaddr }
set_output_delay 12.0 -clock clock { rdramrw }
set_output_delay 7.0 -clock clock { rdspace }
set_output_delay 12.0 -clock clock { rdramreq }
set_output_delay 9.0 -clock clock { rdramdir }
set_output_delay 10.0 -clock clock { rbzrptr }
set_output_delay 10.0 -clock clock { rdxdec }
set_output_delay 10.0 -clock clock { stallwrctxt }
set_output_delay 10.0 -clock clock { stallrdctxt }
set_output_delay 10.0 -clock clock { wrcxi }
set_output_delay 10.0 -clock clock { rdcxi }
set_min_porosity 75
/*****************************************************************************/
/* check */
/*****************************************************************************/
link
check_design > module + ".lint"
/*****************************************************************************/
/* compile */
/*****************************************************************************/
compile
compile -ungroup_all -incremental -routability
/*****************************************************************************/
/* write */
/*****************************************************************************/
include "report.dc"
write -format edif -hierarchy -o module + ".edf" module
write -format db -hierarchy -o module + ".db" module
quit