finvalid.c
2.25 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
/*
* fpu/finvalid.c
*
*
*
* Copyright 1991, Silicon Graphics, Inc.
* All Rights Reserved.
*
* This is UNPUBLISHED PROPRIETARY SOURCE CODE of Silicon Graphics, Inc.;
* the contents of this file may not be disclosed to third parties, copied or
* duplicated in any form, in whole or in part, without the prior written
* permission of Silicon Graphics, Inc.
*
* RESTRICTED RIGHTS LEGEND:
* Use, duplication or disclosure by the Government is subject to restrictions
* as set forth in subdivision (c)(1)(ii) of the Rights in Technical Data
* and Computer Software clause at DFARS 252.227-7013, and/or in similar or
* successor clauses in the FAR, DOD or NASA FAR Supplement. Unpublished -
* rights reserved under the Copyright Laws of the United States.
*/
#ident "$Revision: 1.1.1.1 $"
/*
*
* Floating Point Exerciser - basic functions with simple single
* invalid
*
*/
#include <ultra64.h>
#include <os_internal.h>
#include <osint.h>
#include <fpu.h>
#include "cpu.h"
static jmp_buf fault_buf;
#define DIVIDEND 0
#define FPUINVALID 0x10f80 /* all exceptions enabled , V cause */
/*
#define SR_EXCEPT (SR_CU0 | SR_CU1 | SR_IEC)
*/
#define SR_EXCEPT (SR_CU0 | SR_CU1 | SR_IE)
extern void Delay(u32);
int
finvalid()
{
volatile float f1, f2, f3;
register long i1, i2;
register long status;
register int fail;
u32 stat;
fail = 0;
if (__osSetJmp((u32 *)fault_buf))
{
if ((stat = __osGetFpcCsr()) != FPUINVALID) {
PRINTF("%s:%d: stat=0x%08x\n", __FILE__, __LINE__, stat);
fail = 1;
}
__osSetFpcCsr(0);
i1 = f1;
if (i1 != DIVIDEND){
PRINTF("%s:%d: i1=0x%x\n", __FILE__, __LINE__, i1);
fail = 1;
}
}
else
{
RegisterNoFault((u32 *)fault_buf);
/* clear cause register */
__osSetCause(0);
/* enable cache and fpu - cache ecc errors still enabled */
status = __osGetSR();
__osSetSR(SR_EXCEPT);
/* clear the FPSR */
__osSetFpcCsr(0);
/* set up fpu status register for exception */
__osSetFpcCsr(FP_ENABLE);
/* Convert to floating point */
f1 = 0.0;
f1 = f1/f1;
Delay(10);
/* error if test does not generate an exception */
fail = 1;
PRINTF("%s:%d: FAILED!\n", __FILE__, __LINE__);
ClearNoFault();
}
/* report any error */
return(fail);
}