test014.v
5.82 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
//
// test014 Perform writes, then reads using previously tested modes.
// Perform the DMA by concurrent cmd and data threads.
// Uses a write delay of -1 and a read delay of 3.
//
`define MAX_TRANSFER 'h10
task test014;
begin
fork
test014_check;
test014_cmd;
test014_data;
join
end
endtask
task test014_check;
begin
check_unmasked("test014");
check_nosubblock("test014");
check_unmasked("test014");
check_nosubblock("test014");
check_masked("test014");
check_nosubblock("test014");
check_masked("test014");
check_nosubblock("test014");
end
endtask
task test014_cmd;
begin
test014_cmd_unmasked(`DMA_UP);
test014_cmd_nosubblock(`DMA_UP);
test014_cmd_unmasked(`DMA_DOWN);
test014_cmd_nosubblock(`DMA_DOWN);
test014_cmd_masked(`DMA_UP);
test014_cmd_nosubblock(`DMA_UP);
test014_cmd_masked(`DMA_DOWN);
test014_cmd_nosubblock(`DMA_DOWN);
end
endtask
task test014_cmd_unmasked;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
cbus_dma_write(`DMA_UNMASKED, down, address, BUS_DEVICE_MI, -1, i*8);
if (down)
address = address - (i*8);
else
address = address + (i*8);
end
end
endtask
task test014_cmd_nosubblock;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
cbus_dma_read(`DMA_NOSUBBLOCK, down, address, BUS_DEVICE_MI, 3, i*8);
if (down)
address = address - (i*8);
else
address = address + (i*8);
end
end
endtask
task test014_cmd_masked;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_MASKEDTRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_MASKEDTRANSFER; i = i + 1)
begin
cbus_dma_write(`DMA_MASKED, down, address, BUS_DEVICE_MI, -1, i*8);
if (down)
address = address - (i*8);
else
address = address + (i*8);
end
end
endtask
task test014_cmd_subblock;
reg [CBUS_DATA_SIZE-1:0] address;
integer i;
begin
address = 0;
for (i = 0; i < 2; i = i + 1)
begin
cbus_dma_read(`DMA_SUBBLOCK, `DMA_UP, address, BUS_DEVICE_MI, 3, 2*8);
address = address + 8;
end
for (i = 0; i < 4; i = i + 1)
begin
cbus_dma_read(`DMA_SUBBLOCK, `DMA_UP, address, BUS_DEVICE_MI, 3, 4*8);
address = address + 8;
end
end
endtask
task test014_data;
begin
test014_data_unmasked(`DMA_UP);
test014_data_nosubblock(`DMA_UP);
test014_data_unmasked(`DMA_DOWN);
test014_data_nosubblock(`DMA_DOWN);
test014_data_masked(`DMA_UP);
test014_data_nosubblock(`DMA_UP);
test014_data_masked(`DMA_DOWN);
test014_data_nosubblock(`DMA_DOWN);
end
endtask
task test014_data_unmasked;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
dbus_data_out <= {2{address}};
ebus_data_out <= address[10:3];
while (!dma_start)
@(posedge clock);
if (down)
address = address - 8;
else
address = address + 8;
if (i == 1)
@(posedge clock);
else
for (j = 1; j < i; j = j + 1)
begin
dbus_data_out <= {2{address}};
ebus_data_out <= address[10:3];
@(posedge clock);
if (down)
address = address - 8;
else
address = address + 8;
end
end
end
endtask
task test014_data_nosubblock;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_TRANSFER; i = i + 1)
begin
while (!dma_start)
@(posedge clock);
for (j = 0; j < i; j = j + 1)
begin
check_data("test014", {2{address}}, dbus_data_reg,
address[10:3], ebus_data_reg);
@(posedge clock);
if (down)
address = address - 8;
else
address = address + 8;
end
end
end
endtask
task test014_data_masked;
input down;
reg [CBUS_DATA_SIZE-1:0] address;
integer i, j;
begin
address = 0;
if (down)
begin
for (i = 1; i <= `MAX_MASKEDTRANSFER; i = i + 1)
begin
for (j = 0; j < i; j = j + 1)
begin
address = address + 8;
end
end
address = address - 8;
end
for (i = 1; i <= `MAX_MASKEDTRANSFER; i = i + 1)
begin
dbus_data_out <= {2{address}};
ebus_data_out <= address[10:3];
while (!dma_start)
@(posedge clock);
dbus_data_out <= 64'hffffffff_ffffffff;
ebus_data_out <= 8'hff;
@(posedge clock);
if (down)
address = address - 8;
else
address = address + 8;
if (i == 1)
@(posedge clock);
else
for (j = 1; j < i; j = j + 1)
begin
dbus_data_out <= {2{address}};
ebus_data_out <= address[10:3];
@(posedge clock);
if (down)
address = address - 8;
else
address = address + 8;
end
end
end
endtask